Although thermal performance is always a critical issue in electronic packaging design at every packaging level, there is a significant lack of reliable and efficient thermal modeling and analysis techniques at the silicon chip level. Sharp temperature increases within small areas, which are called “hot spots”, often occur in silicon chips. For more efficient designs, the temperature and location of hot spots need to be predicted with acceptable accuracy. With millions of transistor gates acting as heat sources, accurate thermal modeling and analysis of silicon chips at micrometer level has not been possible using conventional techniques. In the present study, an efficient and accurate multi-level thermal modeling and analysis technique has been developed. The technique combines finite element analysis sub-modeling and a superposition method for more efficient modeling and simulation. Detailed temperature distribution caused by a single heat source is obtained using the finite element sub-modeling technique, while the temperature rise distribution caused by multiple heat sources is obtained by superimposing the finite element analysis result. Using the proposed thermal modeling methodology, one case of finite element analysis with a single heat source is sufficient for modeling a silicon chip with millions of transistors acting as heat sources. When the whole package is modeled using the finite element method, the effect of the package and its boundary conditions are also included in the superposition results, which makes it possible to model a large number of transistors on a silicon chip. The capabilities of the proposed methodology are demonstrated through a case study involving thermal modeling and analysis of a microprocessor chip with 4 × 106 transistors.
Skip Nav Destination
e-mail: suwa@shibaura-it.ac.jp
e-mail: Hamid.Hadim@stevens.edu
Article navigation
December 2011
Research Papers
Thermal Modeling Technique for Multiple Transistors Within Silicon Chip
Tohru Suwa,
Tohru Suwa
Associate Professor
Japanese Associate Degree Program,
e-mail: suwa@shibaura-it.ac.jp
Universiti Selangor
, Jln Zirkon A7/A, Seksyen 7, 40000 Shah Alam, Selangor, Malaysia
Search for other works by this author on:
Hamid Hadim
Hamid Hadim
Professor
Department of Mechanical Engineering,
e-mail: Hamid.Hadim@stevens.edu
Stevens Institute of Technology
, Castle Point on Hudson, Hoboken, NJ 07030
Search for other works by this author on:
Tohru Suwa
Associate Professor
Japanese Associate Degree Program,
Universiti Selangor
, Jln Zirkon A7/A, Seksyen 7, 40000 Shah Alam, Selangor, Malaysia
e-mail: suwa@shibaura-it.ac.jp
Hamid Hadim
Professor
Department of Mechanical Engineering,
Stevens Institute of Technology
, Castle Point on Hudson, Hoboken, NJ 07030e-mail: Hamid.Hadim@stevens.edu
J. Electron. Packag. Dec 2011, 133(4): 041015 (7 pages)
Published Online: December 23, 2011
Article history
Received:
September 14, 2010
Revised:
August 23, 2011
Online:
December 23, 2011
Published:
December 23, 2011
Citation
Suwa, T., and Hadim, H. (December 23, 2011). "Thermal Modeling Technique for Multiple Transistors Within Silicon Chip." ASME. J. Electron. Packag. December 2011; 133(4): 041015. https://doi.org/10.1115/1.4005291
Download citation file:
Get Email Alerts
Cited By
Impact of Encapsulated Phase Change Material Additives for Improved Thermal Performance of Silicone Gel Insulation
J. Electron. Packag (December 2024)
Special Issue on InterPACK2023
J. Electron. Packag
Extreme Drop Durability of Sintered Silver Traces Printed With Extrusion and Aerosol Jet Processes
J. Electron. Packag (December 2024)
Related Articles
Thermal Math Modeling and Analysis of an Electronic Assembly
J. Electron. Packag (December,2001)
Novel Design of Thermal-Via Configurations for Collector-Up HBTs
J. Electron. Packag (December,2009)
Thermal Phenomena in Nanoscale Transistors
J. Electron. Packag (June,2006)
Non-Equilibrium
Phonon Distributions in Sub- 100 nm Silicon
Transistors
J. Heat Transfer (July,2006)
Related Proceedings Papers
Related Chapters
Component and Printed Circuit Board
Thermal Management of Telecommunication Equipment, Second Edition
Component and Printed Circuit Board
Thermal Management of Telecommunications Equipment
Introduction
Thermal Management of Microelectronic Equipment, Second Edition