In this study, a simple theory for estimating the warpage of chip size packaging (CSP) during a manufacturing process is presented. A single-sided CSP which is composed of IC, a resin and a substrate is modeled for an analysis as a three-layered material. Especially, the resin and the substrate have different thermo-viscoelastic properties. When the layered body is perfectly bonded, its warpage is caused by the difference of the thermal expansion coefficient in each layer when temperature varies. The warpage of CSP for a various thicknesses of the IC and the substrate is investigated. Finally, the warpage calculated using the theory is compared with the result in experiment, and both results are well agreed with each other. Then, it is shown that the simple theoretical analysis is valid. After that, this program is extended to be able to analyze the warpage in a CoC (Chip on Chip), and the result of the analysis is then presented.
Skip Nav Destination
ASME 2007 InterPACK Conference collocated with the ASME/JSME 2007 Thermal Engineering Heat Transfer Summer Conference
July 8–12, 2007
Vancouver, British Columbia, Canada
Conference Sponsors:
- Electronic and Photonic Packaging Division
ISBN:
0-7918-4278-9
PROCEEDINGS PAPER
Thermo-Viscoelastic Analysis for Warpage in CSP With Different Viscoelastic Properties for Several Layers
Hideo Koguchi,
Hideo Koguchi
Nagaoka University of Technology, Nagaoka, Niigata, Japan
Search for other works by this author on:
Atsushi Ueno
Atsushi Ueno
Nagaoka University of Technology, Nagaoka, Niigata, Japan
Search for other works by this author on:
Hideo Koguchi
Nagaoka University of Technology, Nagaoka, Niigata, Japan
Atsushi Ueno
Nagaoka University of Technology, Nagaoka, Niigata, Japan
Paper No:
IPACK2007-33591, pp. 13-19; 7 pages
Published Online:
January 8, 2010
Citation
Koguchi, H, & Ueno, A. "Thermo-Viscoelastic Analysis for Warpage in CSP With Different Viscoelastic Properties for Several Layers." Proceedings of the ASME 2007 InterPACK Conference collocated with the ASME/JSME 2007 Thermal Engineering Heat Transfer Summer Conference. ASME 2007 InterPACK Conference, Volume 2. Vancouver, British Columbia, Canada. July 8–12, 2007. pp. 13-19. ASME. https://doi.org/10.1115/IPACK2007-33591
Download citation file:
5
Views
Related Proceedings Papers
Related Articles
Characterization of Substrate Materials for System-in-a-Package Applications
J. Electron. Packag (June,2004)
Process Induced Stresses of a Flip-Chip Packaging by Sequential Processing Modeling Technique
J. Electron. Packag (September,1998)
An Optical Method for Measuring the Two-Dimensional Surface Curvatures of Electronic Packages During Thermal Cycling
J. Electron. Packag (September,2001)
Related Chapters
Quality Control for the Manufacture of Child-Resistant Closures
Child-Resistant Packaging
Simulation and Optimization of Injection Process for LCD Cover
Proceedings of the 2010 International Conference on Mechanical, Industrial, and Manufacturing Technologies (MIMT 2010)
Measurement of Thermal Conductivity and Thermal Expansion at Elevated Temperatures and Pressures
Measurement of Rock Properties at Elevated Pressures and Temperatures