Power dissipation of chip-scale atomic clocks is one of the major design considerations. The largest power dissipation is for temperature control of the vertical-cavity surface-emitting laser (VCSEL) and cesium vapor cell. For example, the temperature of the VCSEL and Cs cell have to both be at 70±0.1°C or there will be frequency shift which will ruin the lock of the clock. These temperatures have to be maintained even under a large temperature variation such as −40°C to 50°C. There are three major thermal designs to consider: a) micro-heaters to fine-tune the temperatures of VCSEL and Cs cell, b) use of waste heat from other units to heat the system when outside temperature is low, and c) use of a thermal switch to release any extra waste heat when ambient temperatures are high. These three thermal designs have been incorporated in to a thermal test vehicle, which will be used to develop a thermal management design for the clock. This paper describes the proposed clock design, creation of the thermal test vehicle and development of a bimetallic snap based thermal conduction switch. The switch has been demonstrated to change thermal resistance from 52.9±2.8 K/W when the switch is open to 19.5±1.1 K/W with the switch closed.
Skip Nav Destination
ASME 2005 Pacific Rim Technical Conference and Exhibition on Integration and Packaging of MEMS, NEMS, and Electronic Systems collocated with the ASME 2005 Heat Transfer Summer Conference
July 17–22, 2005
San Francisco, California, USA
Conference Sponsors:
- Heat Transfer Division and Electronic and Photonic Packaging Division
ISBN:
0-7918-4200-2
PROCEEDINGS PAPER
Thermal Management for Chip-Scale Atomic Clocks Available to Purchase
Alexander Laws,
Alexander Laws
University of Colorado, Boulder, CO
Search for other works by this author on:
Richard Y. J. Chang,
Richard Y. J. Chang
University of Colorado, Boulder, CO
Search for other works by this author on:
Victor M. Bright,
Victor M. Bright
University of Colorado, Boulder, CO
Search for other works by this author on:
Y. C. Lee
Y. C. Lee
University of Colorado, Boulder, CO
Search for other works by this author on:
Alexander Laws
University of Colorado, Boulder, CO
Richard Y. J. Chang
University of Colorado, Boulder, CO
Victor M. Bright
University of Colorado, Boulder, CO
Y. C. Lee
University of Colorado, Boulder, CO
Paper No:
IPACK2005-73444, pp. 741-745; 5 pages
Published Online:
March 4, 2009
Citation
Laws, A, Chang, RYJ, Bright, VM, & Lee, YC. "Thermal Management for Chip-Scale Atomic Clocks." Proceedings of the ASME 2005 Pacific Rim Technical Conference and Exhibition on Integration and Packaging of MEMS, NEMS, and Electronic Systems collocated with the ASME 2005 Heat Transfer Summer Conference. Advances in Electronic Packaging, Parts A, B, and C. San Francisco, California, USA. July 17–22, 2005. pp. 741-745. ASME. https://doi.org/10.1115/IPACK2005-73444
Download citation file:
15
Views
Related Proceedings Papers
Related Articles
Thermal Conduction Switch for Thermal Management of Chip Scale Atomic Clocks (IMECE2006-14540)
J. Electron. Packag (June,2008)
Thermal and Structural Analysis of a Suspended Physics Package for a Chip-Scale Atomic Clock
J. Electron. Packag (December,2009)
Autonomous Thermal Control System for Highly Variable Environments
J. Heat Transfer (June,2009)
Related Chapters
Physiology of Human Power Generation
Design of Human Powered Vehicles
Two-Stage Liquid Desiccant Dehumidification∕Regeneration
Inaugural US-EU-China Thermophysics Conference-Renewable Energy 2009 (UECTC 2009 Proceedings)
Resistance Mythology
Hot Air Rises and Heat Sinks: Everything You Know about Cooling Electronics Is Wrong